# Lab 06: PLL System-Level Design and Simulation

### **Part (1)**

**(1)** 



**(2)** 

#### **Random Number Generator**

This version of the generator creates a random integer. It can deal with very large integers up to a few thousand digits.

| 100     |  |  |
|---------|--|--|
| Result  |  |  |
| Tresuit |  |  |
|         |  |  |

112



Kyco = 1.12 GHz/V

**(3)** 

Fout = Fo + Kvco\*Vin

960M = 500M + Kvco\*Vin

Vin = (960M - 500M)/(1.12G) = 0.4107142857 V

**(4)** 



**(5)** 



**(6)** 

|               | Analytical   | Simulation   |
|---------------|--------------|--------------|
| vin value (V) | 0.4107142857 | 0.4107142985 |

Both the analytical and simulated values are the same.

# (7) Before lock:



## (8) After lock:



**Part (2)** 



As shown in the figure, at the positive edge of "ref", "up" is asserted until there is a positive edge for "div", then "down" is also asserted, and after the reset delay, both are deasserted. (2)

